Product Attribute | Attribute Value |
HTS | 8542.31.00.01 |
PPAP | No |
Type | D-Type |
EU RoHS | Compliant |
Bus Hold | No |
Mounting | Through Hole |
Polarity | Non-Inverting |
ECCN (US) | EAR99 |
Packaging | Rail |
Pin Count | 24 |
Set/Reset | Master Set|Master Reset |
Automotive | No |
Latch Mode | Transparent |
Lead Shape | Through Hole |
Output Type | 3-State |
PCB changed | 24 |
Part Status | Obsolete |
Logic Family | ACT |
Package Width | 6.73(Max) |
Package Height | 3.43(Max) |
Package Length | 32.26(Max) |
Supplier Package | PDIP |
Process Technology | CMOS |
Standard Package Name | DIP |
Number of Inputs per Chip | 9 |
Number of Outputs per Chip | 9 |
Number of Channels per Chip | 9 |
Number of Elements per Chip | 1 |
Maximum Quiescent Current (uA) | 8 |
Maximum Operating Temperature (°C) | 85 |
Minimum Operating Temperature (°C) | -40 |
Number of Input Enables per Element | 1 |
Absolute Propagation Delay Time (ns) | 17.5 |
Maximum Operating Supply Voltage (V) | 5.5 |
Minimum Operating Supply Voltage (V) | 4.5 |
Number of Output Enables per Element | 1 |
Typical Operating Supply Voltage (V) | 5 |
Maximum Low Level Output Current (mA) | 24 |
Propagation Delay Test Condition (pF) | 50 |
Maximum High Level Output Current (mA) | -24 |
Number of Selection Inputs per Element | 0 |
Maximum Propagation Delay Time @ Maximum CL (ns) | 9.5@5V |
Description |